

**Quad LVDS Line Driver** 

## **FEATURES**

- DC to 400 Mbps / 200 MHz low noise, low skew, low power operation
  - 300 ps (max) channel-to-channel skew
  - 250 ps (max) pulse skew
  - 23 mA (max) power supply current
- LVDS outputs conform to TIA/EIA-644-A standard
- Radiation hardness
  - TID > 50 krad (Si)
    - SEE (except SET): LET > 75 MeV / ( $mg / cm^2$ )
  - SET (no bit errors): LET > 35 MeV / ( $mg / cm^2$ )
- Latch-up immune due to dielectric isolation
- Hermetic dual in-line 16-lead flatpack package
- Screened according to ESCC
- For point-to-point applications
- Pin compatible with UT54LVDS031LV
- Extended temperature range: -55 °C to +125 °C

#### **APPLICATIONS**

- Data Communications
- SpaceWire Links
- Satellite Systems
- Launch Vehicles

#### **PIN DIAGRAM**





## DESCRIPTION

The SPLVDS031RH is a radiation hardened 400 Mbps Quad LVDS (low voltage differential signaling) Line Driver optimized for high-speed, low power, low noise transmission over controlled impedance (approximately 100  $\Omega$ ) transmission media (e.g. cables, printed circuit board traces, backplanes). The SPLVDS031RH accepts four LVCMOS / LVTTL signals and translates them to four LVDS signals. Its differential outputs can be disabled and put in a high-impedance state via two enable pins, OE and OE\*.

Low 300 ps (max) channel-channel skew and 250 ps (max) pulse skew ensure reliable communication in high-speed links that are highly sensitive to timing error. Supply current is 23 mA (max). LVDS outputs conform to the ANSI/ EIA/TIA-644-A standard. The SPLVDS031RH is offered in 16-lead flatpack package and operates over an extended -55 °C to +125 °C temperature range.

#### **FUNCTION DIAGRAM**



# Quad LVDS Line Driver

## LOGIC TABLE

| OE | OE* | D <sub>OUT</sub> + | D <sub>out</sub> - |
|----|-----|--------------------|--------------------|
| 0  | 0   | Enabled            | Enabled            |
| 0  | 1   | Disabled           | Disabled           |
| 1  | 0   | Enabled            | Enabled            |
| 1  | 1   | Enabled            | Enabled            |

## **PIN DESCRIPTIONS**

| PIN NAME                                                                                                                                                                         | PIN NUMBER                          | PIN TYPE         | PIN DESCRIPTION                                                                                                                                                          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D <sub>IN1</sub> , D <sub>IN2</sub> ,<br>D <sub>IN3</sub> , D <sub>IN4</sub>                                                                                                     | 1, 7, 9, 15                         | LVCMOS<br>inputs | Driver LVCMOS input pins.                                                                                                                                                |
| D <sub>OUT1</sub> +, D <sub>OUT1</sub> -,<br>D <sub>OUT2</sub> +, D <sub>OUT2</sub> -,<br>D <sub>OUT3</sub> +, D <sub>OUT3</sub> -,<br>D <sub>OUT4</sub> +, D <sub>OUT4</sub> -, | 2, 3,<br>5, 6,<br>10, 11,<br>13, 14 | LVDS<br>outputs  | Non-inverting and inverting LVDS output pins.                                                                                                                            |
| OE, OE*                                                                                                                                                                          | 4, 12                               | LVCMOS<br>inputs | Driver output enable pins. When OE is high or OE* is<br>low or open, the driver outputs are enabled. When OE is<br>low and OE* is high, the driver outputs are disabled. |
| VCC                                                                                                                                                                              | 16                                  | Power            | Power supply pin. Bypass Vcc to GND with 0.1 $\mu\text{F}$ and 0.01 $\mu\text{F}$ ceramic capacitors.                                                                    |
| GND                                                                                                                                                                              | 8                                   | Power            | Ground or circuit common pin.                                                                                                                                            |

# SPACE

#### SPLVDS031RH

## **Quad LVDS Line Driver**

#### ABSOLUTE MAXIMUM RATINGS (NOTE1)

| $\label{eq:Vcc} \begin{array}{l} V_{cc} \text{ to GND } \dots & -0.3 \text{V to } +4 \text{ V} \\ \text{Inputs OE, OE*, } D_{\text{IN}} \text{ to GND } \dots & -0.3 \text{V to } V_{cc} +0.3 \text{ V} \\ \text{Outputs } D_{\text{OUT}} \text{+, } D_{\text{OUT}} \text{- to GND } \dots & -0.3 \text{V to } V_{cc} +0.3 \text{ V} \end{array}$ |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16-Lead Flatpack Thermal Resistance ( <i>NOTE3</i> )<br>θ <sub>jc</sub>                                                                                                                                                                                                                                                                           |
| $T_j$ - Junction operating temperature                                                                                                                                                                                                                                                                                                            |
| ESD Rating (HBM) 8 kV                                                                                                                                                                                                                                                                                                                             |
| NOTE1 Strassas bayand those listed under "Absolute Maximum Pa                                                                                                                                                                                                                                                                                     |

**NOTE1** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **RADIATION HARDNESS (NOTE2)**

| LDR TID biased   | > 50 krad (Si)  |
|------------------|-----------------|
| LDR TID unbiased | > 100 krad (Si) |

SEL, SEFI and SEU immune

| SEE, SEIT and SEO mininance          |                 |
|--------------------------------------|-----------------|
| Free from destructive SEE (SEB, SEGF | R, SESB)        |
| at LET                               | ≤ 75 MeV·cm²/mg |
| Dit annou fue a st I FT              |                 |

| Bit error free at | L L E I | $\leq$ /5 MeV·Cm <sup>2</sup> /mg |
|-------------------|---------|-----------------------------------|
| SET-free at LET   |         | $\leq$ 35 MeV·cm <sup>2</sup> /mg |

**NOTE2** For more details please request radiation report. **NOTE3** Thermal resistance junction to case.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol          | Parameter                 | Pins                     | MIN | TYP | MAX             | Unit |
|-----------------|---------------------------|--------------------------|-----|-----|-----------------|------|
| V <sub>cc</sub> | Supply voltage            | V <sub>cc</sub>          | 3.0 | 3.3 | 3.6             | V    |
| V <sub>IH</sub> | High-level input voltage  | OE, OE*, D <sub>IN</sub> | 2.0 |     | V <sub>cc</sub> | V    |
| V <sub>IL</sub> | Low-level input voltage   | OE, OE*, D <sub>IN</sub> | 0   |     | 0.8             | V    |
| T <sub>A</sub>  | Ambient temperature range |                          | -55 | 25  | 125             | °C   |

#### **ELECTRICAL CHARACTERISTICS**

Recommended operating conditions (*NOTE4*),  $T_c = 25 \text{ °C}$ ,  $V_{cc} = 3.3V$ , unless otherwise specified.

| Symbol                                                | Parameter                            | Conditions                                         | MIN  | TYP  | MAX             | Unit |  |
|-------------------------------------------------------|--------------------------------------|----------------------------------------------------|------|------|-----------------|------|--|
| LVCMOS Specifications (OE, OE*, D <sub>IN</sub> pins) |                                      |                                                    |      |      |                 |      |  |
| V <sub>IH</sub>                                       | High-level input voltage             |                                                    | 2.0  |      | V <sub>cc</sub> | V    |  |
| V <sub>IL</sub>                                       | Low-level input voltage              |                                                    | GND  |      | 0.8             | V    |  |
| I <sub>H</sub>                                        | High-level input current             | V <sub>cc</sub> = 3.6 V<br>V <sub>IN</sub> = 3.6 V | -10  |      | 10              | μA   |  |
| I <sub>L</sub>                                        | Low-level input current              | V <sub>cc</sub> = 3.6 V<br>V <sub>IN</sub> = 0 V   | -10  |      | 10              | μA   |  |
| V <sub>cl</sub>                                       | Input clamp voltage ( <i>NoTE5</i> ) | I <sub>cL</sub> = -18 mA, V <sub>cc</sub> = 0 V    | -1.5 | -0.9 |                 | V    |  |

SPACE

#### SPLVDS031RH

## **Quad LVDS Line Driver**

#### **ELECTRICAL CHARACTERISTICS (CONTINUED)**

Over recommended operating conditions (*NOTE4*),  $T_c = 25 \text{ °C}$ ,  $V_{cc} = 3.3V$ , unless otherwise specified.

| Symbol               | Parameter                                                                         | Conditions                                                             | MIN   | TYP  | MAX   | Unit |
|----------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------|-------|------|-------|------|
| LVDS Spe             | cifications (D <sub>out</sub> +, D <sub>out</sub> - pins)                         |                                                                        |       |      |       |      |
| V <sub>od</sub>      | Differential output voltage magnitude                                             |                                                                        | 250   | 370  | 450   | mV   |
| $ \Delta V_{od} $    | Change in magnitude of V <sub>DD</sub> for complimentary output states            | R <sub>L</sub> = 100 Ω                                                 | -35   |      | 35    | mV   |
| V <sub>ocm(ss)</sub> | Steady-state output com-<br>mon mode voltage                                      | Figure 1                                                               | 1.125 | 1.25 | 1.375 | V    |
| $\Delta V_{OCM(SS)}$ | Change in magnitude of<br>V <sub>ocm(ss)</sub> for complimentary<br>output states |                                                                        | -25   |      | 25    | mV   |
| V <sub>он</sub>      | Output high voltage                                                               | R <sub>L</sub> = 100 Ω                                                 |       | 1.43 | 1.6   | V    |
| V <sub>ol</sub>      | Output low voltage                                                                | Figure 1                                                               | 0.9   | 1.06 |       | V    |
| I <sub>OS(GND)</sub> | Output short circuit current to GND                                               | Enabled,<br>D <sub>out</sub> + or D <sub>out</sub> - = 0 V             | -13   |      | -4    | mA   |
| I <sub>os(vcc)</sub> | Output short circuit current to VCC                                               | Enabled,<br>D <sub>out</sub> + or D <sub>out</sub> - = V <sub>cc</sub> | 4     |      | 20    | mA   |
| I <sub>osd</sub>     | Differential output short circuit current (NOTE6)                                 | Enabled,<br>V <sub>od</sub> = 0 V                                      | 4     |      | 13    | mA   |
| I <sub>oz</sub>      | High-impedance output<br>current                                                  | Disabled,<br>V <sub>out</sub> = 0 V or V <sub>cc</sub>                 | -14   |      | +14   | μA   |
| I <sub>O(OFF)</sub>  | Power-off output current                                                          | $V_{cc} = 0 V, V_{out} = 3.6 V$                                        |       |      | +10   | μA   |
| C <sub>OUT</sub>     | Output capacitance (NOTE5)                                                        | D <sub>out</sub> + or D <sub>out</sub> - to GND                        |       | 3    |       | рF   |
| Power Su             | pply Current Specifications                                                       |                                                                        |       |      |       |      |
| I <sub>cc</sub>      | Power supply current without output loads                                         | Enabled, D <sub>IN</sub> = 0 V or V <sub>cc</sub>                      |       | 1    | 2     | mA   |
| I <sub>ccl</sub>     | Power supply current with output loads                                            | Enabled, $D_{IN} = 0 V \text{ or } V_{CC'}$<br>$R_{L} = 100 \Omega$    |       | 16   | 23    | mA   |
| I <sub>ccz</sub>     | Power supply current with disabled outputs                                        | Disabled                                                               |       | 1    | 2     | mA   |

NOTE4 Current into device pin is defined as positive. Current out of the device is defined as negative.

All voltages are referenced to ground, unless otherwise specified.

**NOTE5** This specification is not production tested and is guaranteed by design simulations.

**NOTE6** Differential output short circuit current (I<sub>ost</sub>) is spedfied as magnitude only.

## **Quad LVDS Line Driver**

#### SWITCHING CHARACTERISTICS

Over recommended operating conditions (*NOTE4*),  $T_c = 25 \text{ °C}$ ,  $V_{cc} = 3.3V$ , unless otherwise specified.

| Symbol                | Parameter                            | Conditions                                       | MIN | TYP  | MAX | Unit |
|-----------------------|--------------------------------------|--------------------------------------------------|-----|------|-----|------|
| LVDS AC S             | pecifications (NOTES 7, 8)           |                                                  |     |      |     |      |
| t <sub>PLH</sub>      | Propagation delay, low-to-high       |                                                  | 0.6 | 1    | 1.9 | ns   |
| t <sub>PHL</sub>      | Propagation delay, high-to-low       |                                                  | 0.6 | 1    | 1.9 | ns   |
| t <sub>r</sub>        | Rise time                            | $P = 100 \circ$                                  |     | 0.35 | 1   | ns   |
| t <sub>f</sub>        | Fall time                            | R <sub>L</sub> = 100 Ω<br>C <sub>L</sub> = 15 pF |     | 0.35 | 1   | ns   |
| t <sub>sK(p)</sub>    | Pulse skew <i>(NOTE9)</i>            | (NOTE14)                                         |     | 50   | 250 | ps   |
| t <sub>sK(c-c)</sub>  | Channel-to-channel skew (NOTE10)     | Figures 2 and 3                                  |     | 80   | 300 | ps   |
| t <sub>sK(p-p)A</sub> | Part-to-part skew (NOTE11)           |                                                  |     |      | 1   | ns   |
| t <sub>sK(p-p)B</sub> | Part-to-part skew (NOTE12)           |                                                  |     |      | 1.3 | ns   |
| t <sub>PLZ</sub>      | Disable time, low-to-high Z          | P = 100 O                                        |     |      | 5   | ns   |
| t <sub>PHZ</sub>      | Disable time, high-to-high Z         | R <sub>L</sub> = 100 Ω<br>C <sub>L</sub> = 15 pF |     |      | 5   | ns   |
| t <sub>PZL</sub>      | Enable time, high Z-to-low           | ( <i>NotE14</i> )<br>Figures 4 and 5             |     |      | 5   | ns   |
| t <sub>PZH</sub>      | Enable time, high Z-to-high          |                                                  |     |      | 5   | ns   |
| f <sub>MAX</sub>      | Maximum operating frequency (NOTE13) | Figure 2                                         | 200 |      |     | MHz  |

**NOTE7** Generator output characteristics (unless otherwise specfied): f = 1 MHz,  $Z_0 = 50\Omega$ ,  $t_r < 1$  ns,  $t_f < 1$  ns.

NOTE8 Switching Characteristic specification are not production tested and are guaranteed by statistical analysis of characterization data.

**NOTE9**  $t_{SK(p)}$  pulse skew, is the magnitude difference in propagation delay time between the positive going edge and the negative going edge of the same channel  $(t_{SK(p)} = |t_{p_{1H}} - t_{p_{H}}|)$ .

**NOTE10** t<sub>SKIC-C</sub> channel-to-channel skew, is the difference in propagation delay time between channels on the same device at any operating temperature and supply voltage.

**NOTE11** t<sub>SKPP,DW</sub> part-to-part skew "A", is the difference in propagation delay time between devices operating at the same power supply voltage and within 5°C of each other within the operating temperature range.

**NOTE12**  $t_{SK(p,p)B'}$  part-to-part skew "B", is the difference in propagation delay time between devices operating at any recommended power supply voltage and ambient temperature. It is also defined as |MIN -MAX| propagation delay ( $t_{pLH}$  or  $t_{pHL}$ ).

**NOTE13** Generator output characteristics for the  $f_{MAX}$ :  $Z_0 = 50 \Omega$ ,  $t_r = t_f < 1$  ns, 50% duty cycle, 0V to 3V amplitude. Output criteria for  $f_{MAX}$ : 45% / 55% duty cycle,  $V_{co} \ge 250$  mV.

**NOTE14** The capacitive load  $C_{\nu}$  includes test fixture, probe and lumped capacitance.



## **Quad LVDS Line Driver**

#### **TEST CIRCUITS AND TIMING DIAGRAMS**



Figure 1. Driver  $\rm V_{\tiny OH}$  and  $\rm V_{\tiny OL}$  Test Setup



Figure 2. Driver Propagation Delay and Transition Time Test Setup



Figure 3. Driver Propagation Delay and Transition Time Waveforms



## **Quad LVDS Line Driver**



## **TEST CIRCUITS AND TIMING DIAGRAMS (CONTINUED)**

Figure 4. Driver High-Z Delay Test Setup



Figure 5. Driver High-Z Delay Waveforms

#### **Quad LVDS Line Driver**

#### **APPLICATION INFORMATION**

#### **ABOUT LVDS**

Due to bandwidth and power consumption, high speed communication links usually use differential signaling. In this area LVDS provides an outstanding performance to power ratio: It offers a high bandwidth at very low power consumption and low EMI. Therefore it is used extensively for audio and video transmission, ASIC and FPGA I/O, sensor data transmission, clock distribution and a lot more signaling tasks.

#### **COMMON MODE**

Having a look at a transmission line, usually there will be two grounds, one transmitter ground potential and one receiver ground potential. Defined by standard LVDS specification, the receiver input signal has to be between 0 and 2.4 Volts. Taking into account the typically at 1.2 Volts centered LVDS signal with a standard 400 millivolt differential signal this results in a maximum ground shift or noise margin of plus/minus 1 Volt. This means that steady-state differences as well as momentary shifts have to be lower than 1 Volt in absolute value. Usually this is enough margin, but under noisy conditions, at long distances or inadequate ground connection this may cause data transfer errors.

#### **GROUND BOUNCE AND GROUND DRIFT**

Large switching currents in an electrical system may result in a momentary voltage drop in supply voltage and/ or in a local raise of the ground potential. In terms of the instantaneous ground potential shift this behaviour is known as ground bounce. This reaction to high currents may be reduced by proper design and size of ground and supply planes and the use of low resistive decoupling capacitors, but they cannot be eliminated totally. Another effect in this context is a steady-state potential difference between ground connections: Each connection generates a voltage drop which follows Ohm's Law (U = R \* I). As a result the ground potential difference between a module and the main ground plane rises linearly with current and terminal resistance. Since the terminal resistance may increase by aging, the ground potential of the connected module may drift more and more resulting in a higher steady-state potential difference. In both situations, ground bounce and ground drift, the common mode difference between transmitter and receiver may exceed the specified +/- 1 Volt defined by the LVDS standard resulting in communication errors or even link interruption. These effects have already been reported in Avionics, Industrial applications, by telecommunication companies and automobile manufacturers.



Figure 6. GND-potential difference

#### **POSSIBLE SOLUTION: AC COUPLING?**

One possibility to eliminate common mode differences caused by ground potential issues is the use of coupling capacitors on both channels of the differential pair. But there is a big constraint: Capacitive coupling is only convenient for DC balanced data. This means that the data has to have an equal number of ones and zeros. But generally this is not the case for non-coded data, audio, video, sensor or control signals. And if the data would be coded in order to get a balanced signal, this would have an impact on the bandwidth. In case of 8b/10b coding the net data rate will decrease by 20%.

#### RS-485

In noisy environments and applications with known common mode issues usually the RS-485/422 is used due to its large swing differential standard which guarantees communication at common modes of -7 to +12 Volts. Its disadvantages are the low data rate and the poor bandwidth to power and EMI performance.

#### SPLVDS: COMBINING THE ADVANTAGES

Having a look at the LVDS standard, the noise margin may be sufficient on single PCBs or in small boxed systems. But in noisy environments or larger distributed systems or box-to-box communication, the small +/-1 V common mode window potentially leads to communication problems, particularly over the lifetime of the system. RS-485 offers a much better noise margin but shows very poor performance regarding power consumption, speed and EMI. The new Space IC SPLVDS series combines the benefits of LVDS and RS-485: It's fully compatible with the LVDS standard in terms of signal levels, speed, power and EMI, showing the same pinout and footprint as competitor devices. Additionally it provides an extended common mode of -7 to +12 Volt what finally makes it a perfect choice for harsh environments. Also it works as a high-performance replacement for RS-485 applications.



#### **Quad LVDS Line Driver**

#### PACKAGE DIMENSION (16-LEAD FLATPACK)



#### **IMPORTANT NOTICE**

The information contained in this document is believed to be accurate at the time of printing. SPACE IC reserves the right to make changes to its products or specifications without notice, however, and assumes no responsibility or liability for the use of its products; nor does the purchase, lease, or use of a product or service from SPACE IC convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual rights of SPACE IC or of third parties. Please visit our website for the most recent revision of this datasheet or contact info@ space-ic.com. Customers are responsible for their products and applications using SPACE IC products.

Resale of SPACE IC products or services with statements different from or beyond the parameters stated by SPACE IC for that product or service voids all express and any implied warranties for the associated SPACE IC product or service. SPACE IC is not responsible or liable for any such statements.

© 2023 SPACE IC GmbH. All rights reserved. Information and data in this document are owned by SPACE IC and may not be edited, reproduced or redistributed in any way without written consent from SPACE IC.